

# Lecture 5: CPU : Single-Cycle Implementation

Jangwoo Kim (Seoul National University)

jangwoo@snu.ac.kr



#### **Announcement**

- ◆ HW #1
  - Are you doing OK?
- ◆ Lab #1
  - Are you doing OK?
- Q&A board
  - You can use "Korean"!
  - I will then make all key information available in English.



#### Review: MIPS ISA

- 3 simple formats
  - R-type, 3 register operands



- I-type, 2 register operands and 16-bit immediate operand

| opcode | rs    | rt    | immediate | I-type |
|--------|-------|-------|-----------|--------|
| 6-bit  | 5-bit | 5-bit | 16-bit    | . , ,  |

- J-type, 26-bit immediate operand

| opcode | immediate | J-type     |
|--------|-----------|------------|
| 6-bit  | 26-bit    | <b>,</b> , |

#### Simple Decoding

- 4 bytes per instruction, regardless of format
- must be 4-byte aligned (2 lsb of PC must be 2b'00)

  MIPS-IV ISA on the course website.



### Instruction Processing FSM



- An ISA describes an abstract finite-state machine (FSM)
  - State = program visible state
  - Next-state logic = instruction execution
- Nice ISAs have atomic instruction semantics
  - One state transition per instruction in abstract FSM
- Implementation of FSMs can vary



# Program Visible State



<sup>\*\*</sup>Based on figures from [P&H CO&D, COPYRIGHT 2004 Elsevier. ALL RIGHTS RESERVED.]



## "Magic" Memory and Register File

#### Combinational Read

 The output of the read data port is a combinational function of the register file contents and the corresponding read select port

#### Synchronous write

- The selected register is updated on the positive-edge clock transition when write enable is asserted



### Instruction Processing

#### 5 generic steps

- IF: Instruction fetch
- ID: Instruction decode and operand fetch
- EX: ALU/execute
- MEM: Memory access (only for load & store instructions)
- WB: Write-back



<sup>\*\*</sup>Based on figures from [P&H CO&D, COPYRIGHT 2004 Elsevier. ALL RIGHTS RESERVED.]



# Single-Cycle Datapath for Arithmetic and Logical Instructions



## R-Type ALU Instructions

- Assembly (e.g., register-register signed addition)
   ADD rd<sub>reg</sub> rs<sub>reg</sub> rt<sub>reg</sub>
- Machine encoding

| 0     | rs    | rt    | rd    | 0     | ADD   | R-type |
|-------|-------|-------|-------|-------|-------|--------|
| 6-bit | 5-bit | 5-bit | 5-bit | 5-bit | 6-bit | . , ,  |

FSM transition semantics

if MEM[PC] == ADD rd rs rt
$$GPR[rd] \leftarrow GPR[rs] + GPR[rt]$$

$$PC \leftarrow PC + 4$$



#### ADD rd rs rt





if MEM[PC] == ADD rd rs rt  $GPR[rd] \leftarrow GPR[rs] + GPR[rt]$  $PC \leftarrow PC + 4$ 



Combinational state update logic



# **ALU Datapath**





## I-Type ALU Instructions

- Assembly (e.g., register-immediate signed additions)
   ADDI rt<sub>req</sub> rs<sub>reg</sub> immediate<sub>16</sub>
- Machine encoding



FSM transition semantics



## ADDI rt rs immediate<sub>16</sub>



if MEM[PC] == ADDI rt rs immediate  $GPR[rt] \leftarrow GPR[rs] + sign-extend \text{ (immediate)}$   $PC \leftarrow PC + 4$ 

F ID EX MEM WB

Combinational state update logic

# Datapath for R and I-Type ALU Instructions



<sup>\*\*</sup>Based on figures from [P&H CO&D, COPYRIGHT 2004 Elsevier. ALL RIGHTS RESERVED.]



# Single-Cycle Datapath for Data Movement Instructions



#### **Load Instructions**

- Assembly (e.g., load 4-byte word)
   LW rt<sub>req</sub> offset<sub>16</sub> (base<sub>req</sub>)
- Machine encoding



| LW    | base  | rt    | offset |
|-------|-------|-------|--------|
| 6-bit | 5-bit | 5-bit | 16-bit |

I-type

FSM transition semantics

$$PC \leftarrow PC + 4$$

Let's not
worry
about
delay slots
here



### LW Datapath



```
if MEM[PC]==LW rt offset<sub>16</sub> (base)
EA = sign-extend(offset) + GPR[base]
GPR[rt] \leftarrow MEM[translate(EA)]
PC \leftarrow PC + 4
IF ID EX MEM WB
Combinational
state update logic
```



#### Store Instructions

- Assembly (e.g., store 4-byte word)
   SW rt<sub>req</sub> offset<sub>16</sub> (base<sub>req</sub>)
- Machine encoding

| SW    | base  | rt    | offset | I-type |
|-------|-------|-------|--------|--------|
| 6-bit | 5-bit | 5-bit | 16-bit | , ,    |

FSM transition semantics

```
if MEM[PC]==SW rt offset<sub>16</sub> (base)

EA = sign-extend(offset) + GPR[base]

MEM[ translate(EA) ] ← GPR[rt]

PC ← PC + 4
```



### **SW Datapath**



```
if MEM[PC]==SW rt offset<sub>16</sub> (base)

EA = sign-extend(offset) + GPR[base]

MEM[translate(EA)] \leftarrow GPR[rt]

PC \leftarrow PC + 4

IF ID EX MEM WB

Combinational state update logic
```



### **Load-Store Datapath**



\*\*Based on figures from [P&H CO&D, COPYRIGHT 2004 Elsevier. ALL RIGHTS RESERVED.]

How to uphold the delayed load semantics?

# Datapath for Non-Control Flow Instructions





# Single-Cycle Datapath for Control Flow Instructions



### **Unconditional Jump Instructions**

- Assembly
  - J immediate<sub>26</sub>
- Machine encoding

| J     | immediate | J-type     |
|-------|-----------|------------|
| 6-hit | 26-bit    | <b>7</b> J |

FSM transition semantics

```
if MEM[PC]==J immediate<sub>26</sub>
target = { PC[31:28], immediate<sub>26</sub>, 2'b00 }
PC \leftarrow target
```

Let's not
worry
about
delay slots
here



### **Unconditional Jump Datapath**



if MEM[PC]==J immediate26 PC = { PC[31:28], immediate26, 2'b00 }

What about JR, JAL, JALR?

here



#### **Conditional Branch Instructions**

- Assembly (e.g., branch if equal)
   BEQ rs<sub>reg</sub> rt<sub>reg</sub> immediate<sub>16</sub>
- Machine encoding

| BEQ   | rs    | rt    | immediate | I-type |
|-------|-------|-------|-----------|--------|
| 6-bit | 5-bit | 5-bit | 16-bit    | • • •  |

FSM transition semantics

```
if MEM[PC]==BEQ rs rt immediate<sub>16</sub>
target = PC + sign-extend(immediate) \times 4 + 4
if GPR[rs]==GPR[rt] then PC \leftarrow target
else PC \leftarrow PC + 4
delay slots
```



### **Conditional Branch Datapath**



How to uphold the delayed branch semantics?



## **Control**





## Putting It All together





## Single-Cycle Control

As combinational function of Inst=MEM[PC]



#### Consider

- All R-type and I-type ALU instructions
- LW and SW
- BEQ, BNE, BLEZ, BGTZ
- J, JR, JAL, JALR



# Single-Bit Control Signals

|          | When De-asserted                                                | When asserted                                                 | Equation                                                               |
|----------|-----------------------------------------------------------------|---------------------------------------------------------------|------------------------------------------------------------------------|
| RegDest  | GPR write select according to rt, i.e., inst[20:16]             | GPR write select according to rd, i.e., inst[15:11]           | opcode==0                                                              |
| ALUSrc   | 2 <sup>nd</sup> ALU input from<br>2 <sup>nd</sup> GPR read port | 2 <sup>nd</sup> ALU input from sign-extended 16-bit immediate | (opcode!=0) &&<br>(opcode!=BEQ) &&<br>(opcode!=BNE)                    |
| MemtoReg | Steer ALU result to GPR write port                              | steer memory load to GPR wr. port                             | opcode==LW                                                             |
| RegWrite | GPR write disabled                                              | GPR write enabled                                             | (opcode!=SW) &&<br>(opcode!=Bxx) &&<br>(opcode!=J) &&<br>(opcode!=JR)) |



# Single-Bit Control Signals

|                    | When De-asserted                | When asserted                                            | Equation                              |
|--------------------|---------------------------------|----------------------------------------------------------|---------------------------------------|
| MemRead            | Memory read disabled            | Memory read port return load value                       | opcode==LW                            |
| MemWrite           | Memory write disabled           | Memory write enabled                                     | opcode==SW                            |
| PCSrc <sub>1</sub> | According to PCSrc <sub>2</sub> | next PC is based on 26-bit immediate jump target         | (opcode==J)   <br>(opcode==JAL)       |
| PCSrc <sub>2</sub> | next PC = PC + 4                | next PC is based on<br>16-bit immediate<br>branch target | (opcode==Bxx) && "bcond is satisfied" |



#### **ALU Control Table Lookup**

#### Case opcode

```
'0' ⇒ select operation according to funct
```

'ALUi' ⇒ selection operation according to opcode

'LW' ⇒ select addition

'SW' ⇒ select addition

'Bxx' ⇒ select bcond generation function

 $\longrightarrow$  don't care

#### Example ALU operations

- ADD, SUB, AND, OR, XOR, NOR, etc.
- bcond on equal, not equal, LE zero, GT zero, etc.



## R-Type ALU





## I-Type ALU





#### LW





#### SW





#### **Branch Not Taken**





#### **Branch Taken**





# Jump





# Now you know how to design a single-cycle MIPS CPU!!

However, this is a very slow CPU.

Multi-cycle CPU implementations (fast!) in the next lecture.



#### Question?

Announcements:

Reading: Finish reading P&H Ch.4

Handouts: None